Part Number Hot Search : 
RH101 HMC32301 FMG23S A2W005G 1906X352 ACHIP SBYG10GG 1N1202A
Product Description
Full Text Search
 

To Download LV5235V Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  specifications of any and all sanyo semiconductor co.,ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer ' s products or equipment. to verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer ' s products or equipment. any and all sanyo semiconductor co.,ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment. the products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. if you should intend to use our products for new introduction or other application different from current conditions on the usage of automotive device, communication device, office equipment, industrial equipment etc. , please consult with us about usage conditi on (temperature, operation time etc.) prior to the intended use. if there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use. 82411 sy/40611 sy 20110303-s00007 no.a1941-1/29 LV5235V overview the LV5235V is a 18-channel led driver ic that is capable of switching between constant-current output and open drain output. it enables 3-wire serial bus control (address designation)/i 2 c serial bus control to be set arbitrarily using an external pin. also possible are 18-channel led on/off control and the setting of the pwm luminance in 256 steps. the device also has a built-in fade-in/fade-out function. up to 32 driv er ics can be connected using the slave address setting pins. features ? 18-channel output constant-current led driver/open drain output led driver (selected by using an external pin) supports separate on/off setting for each led output, high withstan d voltage (vout<42v) ? in the constant-current mode (outsct: l), the reference current is set by the value of resistor connected to the external pin (rt1). built-in d/a (5 bits) for switching current level ? 0.96ma to 30.7ma (rgb drive) constant current (i o max=50ma) for full-color leds 18 channels ? in the open drain mode (outsct: m), high current drive (i o max=100ma) 18 channels ? in the constant-current mode (outsct: h) only rgb6 is open drain (i o max=100ma) ? luminance adjustment using internal pwm control (256 steps) ? 8-bit pwm luminance dimming (0% to 99.6%) ? 6-phase pwm ? fade-in/fade-out function (pwm control priority), supporting synchronous connection ? supports separate fade on/off for each led output (fade time common for all channels) ? interrupt control possible for fade function ? selection of 3-wire/i 2 c serial bus control signals enabled (switching using an external pin) slave addressing (5 bits, connection of up to 32 driver ics possible) ? low current consumption ? output malfunction protection circuits (thermal protection function, uvlo detection protection function) bi-cmos ic 18-channel led driver orderin g numbe r : ena1941a
LV5235V no.a1941-2/29 specifications maximum ratings at ta = 25 c parameter symbol conditions ratings unit maximum supply voltage v cc max 6 v output voltage v o max led off 42 v output current i o max 100 ma allowable power dissipation pd max ta 25 c * 1.36 w operating temperature topr -25 to +75 c storage temperature tstg -40 to +125 c * specified board : 114.3mm 76.1mm 1.6mm, glass epoxy board. exposed die-pad area is not a substrate mounting. [warning]: if you should intend to use this ic continuously under high temperature, high current, high voltage, or drastic temp erature change, even if it is used within the range of absolute maximum ratings or operating condit ions, there is a possibility of decrease reliability. please co ntact us for a confirmation. operating conditions at ta = 25 c parameter symbol conditions ratings unit recommended supply voltage v cc sv cc 5.0 v operating supply voltage range v cc op sv cc 4.5 to 5.5 v electrical characteristics at ta = 25 c, v cc = 5.0v parameter symbol conditions ratings unit min typ max consumption current i cc 2 led off 5 7 ma oscillator frequency fosc 900 1000 1100 khz reference current pin voltage vrt rt1=22k 0.92 0.98 1.04 v max output current il v o =0.7 to 4.0v(same channel line regulation) -10 % between bits output current i o l i o =30.7ma (between bits pairing characteristics) 5% maximum led driver output current 1 imax1 led outsct= l 28.8 30.7 32.6 ma led output on resistance 1 ron1 led1, led2, led3, led4, led5 (i o = 100ma) 11 22 led output on resistance 2 ron2 led6 (i o = 100ma) 4 10 off leak current ileak led off 10 a driver output malfunction protection voltage vt sv cc 2.58 2.70 2.82 v control circuit at ta = 25 c, v cc = 5.0v parameter symbol conditions ratings unit min typ max h level 1 vh1 input h level outsct 4.7 5 v m level 1 vm1 input m level outsct 2 3.3 v l level 1 vl1 input l level outsct -0.2 0.3 v h level 2 vh2 input h level ctlsct 0.7 v cc v cc v l level 2 vl2 input l level ctlsct -0.2 0.3 v h level 3 vh3 input h level reset 0.8 v cc v cc v l level 3 vl3 input l level reset -0.2 0.2 v cc v h level 4 vh4 input h level sclk, sdata, sden 0.8 v cc v cc v l level 4 vl4 input l level sc lk, sdata, sden -0.2 0.2 v cc v h level 5 vh7 input h level a0 to a4 0.7 v cc v cc v l level 5 vl7 input l level a0 to a4 -0.2 0.3 v
LV5235V no.a1941-3/29 package dimensions unit : mm (typ) 3285a pin assignment sanyo : ssop44j(275mil) 15.0 0.2 0.65 0.22 0.1 5.6 0.5 7.6 (0.68) (7.8) (3.6) (1.5) 1.7 max top view side view side view bottom view 12 44 pd max -- ta 0 0.68 1.0 0.2 1.6 --25 75 25 50 0 100 0.4 0.6 0.8 1.36 1.2 1.4 ambient temperature , ta -- c allowable power dissipation, pd max -- w specified board : 114.3 76.1 1.6mm 3 glass epoxy 44 1 sv cc osc_out 43 2 sclk outsct 42 3 sdata ct 41 4 sden rt1 36 7 pgnd1 ledb3 35 8 ledr3 pgnd3 34 9 ledg5 ledb2 33 10 a0 ledb1 top view 5 6 11 12 13 14 15 40 39 38 37 32 31 30 ledr1 ledr2 ledg1 pgnd2 ledg2 a1 a2 a3 a4 sgnd ctlsct reset test 16 17 18 19 20 21 22 29 28 27 26 25 24 23 ledr4 ledr5 ledr6 nc nc ledg3 ledg4 ledg6 nc nc ledb6 ledb5 ledb4 nc nc
LV5235V no.a1941-4/29 pin descriptions pin no. pin name i/o description 1 sv cc - power supply pin 2 sclk i serial clock signal input pin 3 sdata i serial data signal input pin 4 sden i serial enable signal input pin 5 ledr1 o ledr1 output pin 6 ledr2 o ledr2 output pin 7 ledr3 o ledr3 output pin 8 ledr4 o ledr4 output pin 9 pgnd1 - gnd pin dedicated for led driver 10 ledr5 o ledr5 output pin 11 ledr6 o ledr6 output pin 12 nc - no connection 13 nc - no connection 14 ledg1 o ledg1 output pin 15 ledg2 o ledg2 output pin 16 ledg3 o ledg3 output pin 17 ledg4 o ledg4 output pin 18 pgnd2 - gnd pin dedicated for led driver 19 ledg5 o ledg5 output pin 20 ledg6 o ledg6 output pin 21 nc - no connection 22 nc - no connection 23 a0 i slave address input pin a0 24 a1 i slave address input pin a1 25 a2 i slave address input pin a2 26 a3 i slave address input pin a3 27 a4 i slave address input pin a4 28 ledb1 o ledb1 output pin 29 ledb2 o ledb2 output pin 30 ledb3 o ledb3 output pin 31 ledb4 o ledb4 output pin 32 pgnd3 - gnd pin dedicated for led driver 33 ledb5 o ledb5 output pin 34 ledb6 o ledb6 output pin 35 nc - no connection 36 nc - no connection 37 ctlsct i 3-wire serial bus/i 2 c serial bus selecting control pin (l: 3-wire serial, h: i 2 c) 38 sgnd - analog circuit gnd pin 39 test i test pin (connected to gnd) 40 reset i reset signal input pin 41 rt1 o led current setting resistor connection pin 1 42 ct o oscillation frequency sett ing capacitor connection pin 43 outsct i output type switching control pin l: constant-current output m (terminal open): open drain output h: constant-current output, only rgb6 is open drain output 44 osc_out o oscillator output pin (synchronous connection) continued on next page.
LV5235V no.a1941-5/29 continued from preceding page. outsct settings led driver output pin outsct pin led1, led2, led3, led4, led5 led6 l=-0.2 to 0.3v constant current output built-in current value switching d/a (5 bits) 0.96ma to 30.7ma, rt1=22k ? (f=1mhz) constant current output built-in current value switching d/a (5 bits) 0.96ma to 30.7ma, rt1=22k ? (f=1mhz) m=2.0 to 3.3v (terminal open) open drain output current value is determined by external limiting resistor. r on =11 ? open drain output current value is determined by external limiting resistor. r on =4 ? h=4.7 to 5.0v constant current output built-in current value switching d/a (5 bits) 0.96ma to 30.7ma, rt1=22k ? (f=1mhz) open drain output current value is determined by external limiting resistor. r on =4 ? block diagram pin functions pin no. pin name pin function equivalent circuit 1 sv cc power supply pin 2 3 4 sclk sdata sden serial clock signal input pin serial data signal input pin serial enable signal input pin sv cc 23 24 25 26 27 37 a0 a1 a2 a3 a4 ctlsct slave address setting pin a0 slave address setting pin a1 slave address setting pin a2 slave address setting pin a3 slave address setting pin a4 serial bus communication setting pin when set to low: the 3-wire serial bus signals are set as the input signals. when set to high: the i 2 c serial bus signals are set as the input signals. sv cc continued on next page. bgr a4 a3 a2 a1 a0 sclk sdata ctlsct reset test outsct sv cc sgnd osc_out ct rt1 osc i-reg d/a serial bus i/f pwm brightness fade-in/out control sden nc rled-d/a gled-d/a bled-d/a ledr1 ledr2 ledr3 pgnd1 ledg1 ledg2 ledg3 pgnd2 ledb6 ledb5 ledb4 pgnd3 ledg4 ledg5 ledg6 ledr4 ledr5 ledr6 ledb3 ledb2 ledb1 nc nc nc nc nc
LV5235V no.a1941-6/29 continued from preceding page. pin no. pin name pin function equivalent circuit 38 sgnd gnd pin 39 test test pin this pin must always be connected to gnd. sv cc 40 reset reset signal input pin reset status when set to low. sv cc 41 rt1 reference current setting resistor connection pin. by connecting the external register between this pin and gnd, the reference current is generated. the pin voltage is approximately 0.98v. by changing the current level, it is possible to change the oscillator frequency and led driver current value (in the constant-current mode). sv cc 42 ct oscillator frequency setting capacitor connection pin/oscillator input pin. by changing the value of capacitance, it is possible to change the oscillator frequency. the capacitor must be connected to this pin of the master-side ic. the ct pin of the slave-side ic must be connected as the oscillator input pin. sv cc + - + - internal reference 43 outsct led driver output type setting pin when set to low: constant-current output is set for the led driver. when set to middle: open drain output is set for the led driver. when set to high: constant-current output is set for the led driver. however, open drain output is set for the only led6 driver. sv cc 44 osc_out oscillator output pin when a multiple number of driver ics are connected for use, the oscillators can be connected in synchronization by connecting the osc_out output to the ct pin of the ics to be connected. sv cc continued on next page.
LV5235V no.a1941-7/29 continued from preceding page. pin no. pin name pin function equivalent circuit 5 6 7 8 10 14 15 16 17 19 28 29 30 31 33 ledr1 ledr2 ledr3 ledr4 ledr5 ledg1 ledg2 ledg3 ledg4 ledg5 ledb1 ledb2 ledb3 ledb4 ledb5 ledr1 output pin ledr2 output pin ledr3 output pin ledr4 output pin ledr5 output pin ledg1 output pin ledg2 output pin ledg3 output pin ledg4 output pin ledg5 output pin ledb1 output pin ledb2 output pin ledb3 output pin ledb4 output pin ledb5 output pin if these pins are not going to be used, they must always be connected to gnd. 11 20 34 ledr6 ledg6 ledb6 ledr6 output pin ledg6 output pin ledb6 output pin 9 18 32 pgnd1 pgnd2 pgnd3 gnd pin dedicate for ledr gnd pin dedicate for ledg gnd pin dedicate for ledb 12 13 21 22 35 36 nc no connection
LV5235V no.a1941-8/29 application circuit diagrams specifications when one driver ic is used use as a master-side ic slave selection: a0-a4: low address setting: master (100-0000) nothing must be connected to the nc pins specifications when more than one driver ic is used use as a slave-side ic slave selection: a0 high: a1-a4 low address setting: slave (100-0001) use as a master-side ic slave selection: a0-a4: low address setting: master (100-0000) nothing must be connected to the nc pins the oscillator frequency is determined by the master ic. the synchronous connection of the oscillator can be established by connecting the oscillator output (osc_out) to the ct pins of the slave-side ics. nothing must be connected to the nc pins. 5v 5v 100pf 5v i 2 c serial bus micon vled 44 1 sv cc osc_out 43 2 sclk outsct 42 3 sdata ct 41 4 sden rt1 36 7 pgnd1 ledb3 35 8 ledr3 pgnd3 34 9 ledg5 ledb2 33 10 a0 ledb1 5 6 11 12 13 14 15 40 39 38 37 32 31 30 ledr1 ledr2 ledg1 pgnd2 ledg2 a1 a2 a3 a4 sgnd ctlsct reset test 16 17 18 19 20 21 22 29 28 27 26 25 24 23 ledr4 ledr5 ledr6 nc nc ledg3 ledg4 ledg6 nc nc ledb6 ledb5 ledb4 nc nc 5v 5v 100pf 5v i 2 c serial bus micon 5v 5v vled 44 1 sv cc osc_out 43 2 sclk outsct 42 3 sdata ct 41 4 sden rt1 36 7 pgnd1 ledb3 35 8 ledr3 pgnd3 34 9 ledg5 ledb2 33 10 a0 ledb1 5 6 11 12 13 14 15 40 39 38 37 32 31 30 ledr1 ledr2 ledg1 pgnd2 ledg2 a1 a2 a3 a4 sgnd ctlsct reset test 16 17 18 19 20 21 22 29 28 27 26 25 24 23 ledr4 ledr5 ledr6 nc nc ledg3 ledg4 ledg6 nc nc ledb6 ledb5 ledb4 nc nc 44 1 sv cc osc_out 43 2 sclk outsct 42 3 sdata ct 41 4 sden rt1 36 7 pgnd1 ledb3 35 8 ledr3 pgnd3 34 9 ledg5 ledb2 33 10 a0 ledb1 5 6 11 12 13 14 15 40 39 38 37 32 31 30 ledr1 ledr2 ledg1 pgnd2 ledg2 a1 a2 a3 a4 sgnd ctlsct reset test 16 17 18 19 20 21 22 29 28 27 26 25 24 23 ledr4 ledr5 ledr6 nc nc ledg3 ledg4 ledg6 nc nc ledb6 ledb5 ledb4 nc nc 5v
LV5235V no.a1941-9/29 serial bus communication specifications 1) 3-wire serial bus transfer timing conditions parameter symbol conditions min. typ. max. unit cycle time tcy1 sclk clock period 200 - - ns data setup time ts0 sden setup time relative to the rise of sclk 90 - - ns ts1 sdata setup time relative to the rise of sclk 60 - - ns data hold time th0 sden hold time relative to the fall of sclk 200 - - ns th1 sdata hold time relative to the fall of sclk 60 - - ns pulse width tw1l low period pulse width of sclk 90 - - ns tw1h high period pulse width of sclk 90 - - ns tw2l low period pulse width of sden 1 - - s data length: 24 bits clock frequency: 5 mhz or less when 24 sclk clock signals have been input during the high period of sden, the sdata is taken in at the rising edge of sclk. note: if the number of sclk clock signals during the high peri od of sden is 23 or less, sd ata is not taken in. if it is 25 or more, the register address is automatica lly incremented every time 1 byte is taken in. the slave address is assigned by the first byte, and the register address on the serial map is specified by the next byte. the third byte transfers the data to the address specified by the register address that was written by the second byte and if the data subsequently continues even after this, the regi ster address is automatically incremented for the fourth and subsequent bytes. as a result, it is possible to send the data continuously from the specified addresses. data of less than one byte is ignored. however, when the address reaches 2ch, the next byte to be transferred becomes 00h. tw2h sa7 sa6 sa5 sa4 sa3 sa2 sa1 sa0 a7 a6 a5 a4 a3 a2 a1 a0 d7 d6 d5 d4 d3 d2 d1 d0 sa7 ts0 ts1 th1 tcy1 tw1l tw1h th0 50% sden sclk sdata 1 0 0 0 0 0 1 - 0 0 0 0 0 1 1 1 sdata sden sdata sden example of a write operation: data1 slave address register address 07h is set data is written into address 07h. data2 data3 data data is written into address 08h. data is written into address 09h. ignore if data is less than 1 byte.
LV5235V no.a1941-10/29 2) i 2 c serial transfer timing conditions standard mode parameter symbol conditions min. typ. max. unit scl clock frequency fsc1 sc l clock frequency 0 - 100 khz data setup time ts1 scl setup time relative to the fall of sda 4.7 - - s ts2 sda setup time relative to the rise of scl 250 - - ns ts3 scl setup time relative to the rise of sda 4.0 - - s data hold time th1 scl hold time relative to the fall of sda 4.0 - - s th2 sda hold time relative to the fall of scl 0 - - s pulse width twl scl pulse width for the l period 4.7 - - s twh scl pulse width for the h period 4.0 - - s input waveform conditions ton scl and sda (input) rise time - - 1000 ns tof scl and sda (input) fall time - - 300 ns bus free time tbuf time between stop condition and start condition 4.7 - - s high-speed mode parameter symbol conditions min. typ. max. unit scl clock frequency fsc1 sc l clock frequency 0 - 400 khz data setup time ts1 scl setup time relative to the fall of sda 0.6 - - s ts2 sda setup time relative to the rise of scl 100 - - ns ts3 scl setup time relative to the rise of sda 0.6 - - s data hold time th1 scl hold time relative to the fall of sda 0.6 - - s th2 sda hold time relative to the fall of scl 0 - - s pulse width twl scl pulse width for the l period 1.3 - - s twh scl pulse width for the h period 0.6 - - s input waveform conditions ton scl and sda (input) rise time - - 300 ns tof scl and sda (input) fall time - - 300 ns bus free time tbuf time between st op and start conditions 1.3 - - s th1 ts2 twl th2 twh th1 ts1 ts3 tbuf scl sda ton tof start condition stop condition input waveform condition resend start condition
LV5235V no.a1941-11/29 i 2 c bus transfer method start and stop conditions during data transfer operation using the i 2 c bus, sda must basically be kept in constant state while scl is ?h? as shown below. when data is not being transferred, both scl and sda are set in the ?h? state. when scl=sda is ?h,? the start condition is established when sda is changed from ?h? to ?l,? and access is started. when scl is ?h,? the stop condition is established when sda is changed from ?l? to ?h,? and access is ended. data transfer and acknowledgement response after the start condition has been established, the data is transferred one byte (8 bits) at a time. any number of bytes of data can be transferred continuously. each time the 8-bit data is transferred, the ack signal is se nt from the receive side to the send side. the ack signal is issued when sda on the send side is released and sda on the receive side is set to ?l? immediately after fall of the clock pulse at the scl eighth b it of data transfer to ?l.? when the next 1-byte transfer is left in the receive state after sending the ack signal from the receive side, the receive side releases sda at the fall of the scl ninth clock. in the i 2 c bus, there is no ce signal. in its place, a 7-bit slave address is assi gned to each device, and the first byte of transfer is assigned to the command (r/w) representing the 7-bit address and subseq uent transfer direction. note that only write is valid in this ic. the 7-bit address is transferred sequentially starting with msb, and the eighth bit is set to ?l? which indicates a write. ts2 th2 scl sda th1 scl sda ts3 start condition stop condition scl sda start m s b l s b w a c k m s b l s b a c k m s b l s b a c k stop slave address register address data
LV5235V no.a1941-12/29 slave address condition slave address sa7 sa6 sa5 sa4 sa3 sa2 sa1 sa0 resister name - - a4 a3 a2 a1 a0 - default 1 0 0 0 0 0 0 - terminal pin :lv5235 a4 a3 a2 a1 a0 sa7 sa6 sa5 sa4 sa3 sa2 sa1 sa0 l l l l l 1 0 0 0 0 0 0 - l l l l h 1 0 0 0 0 0 1 - l l l h l 1 0 0 0 0 1 0 - l l l h h 1 0 0 0 0 1 1 - l l h l l 1 0 0 0 1 0 0 - l l h l h 1 0 0 0 1 0 1 - l l h h l 1 0 0 0 1 1 0 - l l h h h 1 0 0 0 1 1 1 - l h l l l 1 0 0 1 0 0 0 - l h l l h 1 0 0 1 0 0 1 - l h l h l 1 0 0 1 0 1 0 - l h l h h 1 0 0 1 0 1 1 - l h h l l 1 0 0 1 1 0 0 - l h h l h 1 0 0 1 1 0 1 - l h h h l 1 0 0 1 1 1 0 - l h h h h 1 0 0 1 1 1 1 - h l l l l 1 0 1 0 0 0 0 - h l l l h 1 0 1 0 0 0 1 - h l l h l 1 0 1 0 0 1 0 - h l l h h 1 0 1 0 0 1 1 - h l h l l 1 0 1 0 1 0 0 - h l h l h 1 0 1 0 1 0 1 - h l h h l 1 0 1 0 1 1 0 - h l h h h 1 0 1 0 1 1 1 - h h l l l 1 0 1 1 0 0 0 - h h l l h 1 0 1 1 0 0 1 - h h l h l 1 0 1 1 0 1 0 - h h l h h 1 0 1 1 0 1 1 - h h h l l 1 0 1 1 1 0 0 - h h h l h 1 0 1 1 1 0 1 - h h h h l 1 0 1 1 1 1 0 - h h h h h 1 0 1 1 1 1 1 -
LV5235V no.a1941-13/29 serial each mode setting address : 00h d7 d6 d5 d4 d3 d2 d1 d0 register name - pwm[2] pw m[1] pwm[0] - - mas - default 0 0 0 0 0 0 0 0 d6 d5 d4 time(ms) pwm cycle setting 0 0 0 0.5 *default 0 0 1 1.0 0 1 0 2.0 0 1 1 4.0 1 0 0 8.0 - - - - - - - - - - - - - - - - d1 mas master/slave setting 0 master *default 1 slave address : 01h d7 d6 d5 d4 d3 d2 d1 d0 register name - fout[2] fout[1] fo ut[0] - fin[2] fin[1] fin[0] default 0 0 0 0 0 0 0 0 d6 d5 d4 time(ms) fout slope setting 0 0 0 no slope *default 0 0 1 0.5 0 1 0 1.0 0 1 1 2.0 1 0 0 4.0 1 0 1 8.0 1 1 0 16.0 1 1 1 32.0 speed of fade a step (it takes 256 above-mentioned, set value seconds until the fade is completed.) d2 d1 d0 time(ms) fin slope setting 0 0 0 no slope *default 0 0 1 0.5 0 1 0 1.0 0 1 1 2.0 1 0 0 4.0 1 0 1 8.0 1 1 0 16.0 1 1 1 32.0 speed of fade a step (it takes 256 above-mentioned, set value seconds until the fade is completed.)
LV5235V no.a1941-14/29 address : 02h d7 d6 d5 d4 d3 d2 d1 d0 register name - - - rled[4] rled[3] rled[2] rled[1] rled[0] default 0 0 0 0 0 0 0 0 d4 d3 d2 d1 d0 current value (m a) rled current value setting 0 0 0 0 0 0.96 * default 0 0 0 0 1 1.92 0 0 0 1 0 2.88 0 0 0 1 1 3.84 0 0 1 0 0 4.80 0 0 1 0 1 5.76 0 0 1 1 0 6.72 0 0 1 1 1 7.68 0 1 0 0 0 8.64 0 1 0 0 1 9.60 0 1 0 1 0 10.56 0 1 0 1 1 11.52 0 1 1 0 0 12.48 0 1 1 0 1 13.44 0 1 1 1 0 14.40 0 1 1 1 1 15.36 1 0 0 0 0 16.32 1 0 0 0 1 17.28 1 0 0 1 0 18.24 1 0 0 1 1 19.20 1 0 1 0 0 20.16 1 0 1 0 1 21.12 1 0 1 1 0 22.08 1 0 1 1 1 23.04 1 1 0 0 0 24.00 1 1 0 0 1 24.96 1 1 0 1 0 25.92 1 1 0 1 1 26.88 1 1 1 0 0 27.84 1 1 1 0 1 28.80 1 1 1 1 0 29.76 1 1 1 1 1 30.72
LV5235V no.a1941-15/29 address : 03h d7 d6 d5 d4 d3 d2 d1 d0 register name - - - gled[4] gled[3] gled[2] gled[1] gled[0] default 0 0 0 0 0 0 0 0 d4 d3 d2 d1 d0 current value (m a) gled current value setting 0 0 0 0 0 0.96 * default 0 0 0 0 1 1.92 0 0 0 1 0 2.88 0 0 0 1 1 3.84 0 0 1 0 0 4.80 0 0 1 0 1 5.76 0 0 1 1 0 6.72 0 0 1 1 1 7.68 0 1 0 0 0 8.64 0 1 0 0 1 9.60 0 1 0 1 0 10.56 0 1 0 1 1 11.52 0 1 1 0 0 12.48 0 1 1 0 1 13.44 0 1 1 1 0 14.40 0 1 1 1 1 15.36 1 0 0 0 0 16.32 1 0 0 0 1 17.28 1 0 0 1 0 18.24 1 0 0 1 1 19.20 1 0 1 0 0 20.16 1 0 1 0 1 21.12 1 0 1 1 0 22.08 1 0 1 1 1 23.04 1 1 0 0 0 24.00 1 1 0 0 1 24.96 1 1 0 1 0 25.92 1 1 0 1 1 26.88 1 1 1 0 0 27.84 1 1 1 0 1 28.80 1 1 1 1 0 29.76 1 1 1 1 1 30.72
LV5235V no.a1941-16/29 address : 04h d7 d6 d5 d4 d3 d2 d1 d0 register name - - - bled[4] bl ed[3] bled[2] bled[1] bled[0] default 0 0 0 0 0 0 0 0 d4 d3 d2 d1 d0 current value (m a) bled current value setting 0 0 0 0 0 0.96 * default 0 0 0 0 1 1.92 0 0 0 1 0 2.88 0 0 0 1 1 3.84 0 0 1 0 0 4.80 0 0 1 0 1 5.76 0 0 1 1 0 6.72 0 0 1 1 1 7.68 0 1 0 0 0 8.64 0 1 0 0 1 9.60 0 1 0 1 0 10.56 0 1 0 1 1 11.52 0 1 1 0 0 12.48 0 1 1 0 1 13.44 0 1 1 1 0 14.40 0 1 1 1 1 15.36 1 0 0 0 0 16.32 1 0 0 0 1 17.28 1 0 0 1 0 18.24 1 0 0 1 1 19.20 1 0 1 0 0 20.16 1 0 1 0 1 21.12 1 0 1 1 0 22.08 1 0 1 1 1 23.04 1 1 0 0 0 24.00 1 1 0 0 1 24.96 1 1 0 1 0 25.92 1 1 0 1 1 26.88 1 1 1 0 0 27.84 1 1 1 0 1 28.80 1 1 1 1 0 29.76 1 1 1 1 1 30.72
LV5235V no.a1941-17/29 address : 05h d7 d6 d5 d4 d3 d2 d1 d0 register name - b2on g2on r2on - b1on g1on r1on default 0 0 0 0 0 0 0 0 d6 b2on ledb2 on/off setting 0 off * default 1 on d5 g2on ledg2 on/off setting 0 off * default 1 on d4 r2on ledr2 on/off setting 0 off * default 1 on d2 b1on ledb1 on/off setting 0 off * default 1 on d1 g1on ledg1on/off setting 0 off * default 1 on d0 r1on ledr1 on/off setting 0 off * default 1 on address : 06h d7 d6 d5 d4 d3 d2 d1 d0 register name - b4on g4on r4on - b3on g3on r3on default 0 0 0 0 0 0 0 0 d6 b4on ledb4 on/off setting 0 off * default 1 on d5 g4on ledg4 on/off setting 0 off * default 1 on d4 r4on ledr4 on/off setting 0 off * default 1 on d2 b3on ledb3 on/off setting 0 off * default 1 on d1 g3on ledg3 on/off setting 0 off * default 1 on d0 r3on ledr3 on/off setting 0 off * default 1 on
LV5235V no.a1941-18/29 address : 07h d7 d6 d5 d4 d3 d2 d1 d0 register name - b6on g6on r6on - b5on g5on r5on default 0 0 0 0 0 0 0 0 d6 b6on ledb6 on/off setting 0 off * default 1 on d5 g6on ledg6 on/off setting 0 off * default 1 on d4 r6on ledr6 on/off setting 0 off * default 1 on d2 b5on ledb5 on/off setting 0 off * default 1 on d1 g5on ledg5 on/off setting 0 off * default 1 on d0 r5on ledr5 on/off setting 0 off * default 1 on address : 09h d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 r5pon[1] r5pon[0] r3pon[1] r3pon[0] r1pon[1] r1pon[0] default 0 0 0 0 0 0 0 0 d5 d4 r5pon ledr5 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d3 d2 r3pon ledr3 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d1 d0 r1pon ledr1 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - -
LV5235V no.a1941-19/29 address : 0ah d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 r6pon[1] r6pon[0] r4pon[1] r4pon[0] r2pon[1] r2pon[0] default 0 0 0 0 0 0 0 0 d5 d4 r6pon ledr6 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d3 d2 r4pon ledr4 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d1 d0 r2pon ledr2 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - address : 0bh d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 g5pon[1] g5pon[0] g3pon[1] g3pon[0] g1pon[1] g1pon[0] default 0 0 0 0 0 0 0 0 d5 d4 g5pon ledg5 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d3 d2 g3pon ledg3 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d1 d0 g1pon ledg1 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - -
LV5235V no.a1941-20/29 address : 0ch d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 g6pon[1] g6pon[0] g4pon[1] g4pon[0] g2pon[1] g2pon[0] default 0 0 0 0 0 0 0 0 d5 d4 g6pon ledg6 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d3 d2 g4pon ledg4 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d1 d0 g2pon ledg2 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - address : 0dh d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 b5pon[1] b5pon[0] b3pon[1] b3pon[0] b1pon[1] b1pon[0] default 0 0 0 0 0 0 0 0 d5 d4 b5pon ledb5 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d3 d2 b3pon ledb3 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d1 d0 b1pon ledb1 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - -
LV5235V no.a1941-21/29 address : 0eh d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 b6pon[1] b6pon[0] b4pon[1] b4pon[0] b2pon[1] b2pon[0] default 0 0 0 0 0 0 0 0 d5 d4 b6pon ledb6 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d3 d2 b4pon ledb4 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - d1 d0 b2pon ledb2 output setting 0 0 pmw output priority * default 0 1 fade output priority 1 0 compulsion on/off output priority - - - address : 0fh d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 r6fd r5fd r4fd r3fd r2fd r1fd default 0 0 0 0 0 0 0 0 d5 r6fd ledr6 fade function on/off setting 0 fade invalidity * default 1 fade effective d4 r5fd ledr5 fade function on/off setting 0 fade invalidity * default 1 fade effective d3 r4fd ledr4 fade function on/off setting 0 fade invalidity * default 1 fade effective d2 r3fd ledr3 fade function on/off setting 0 fade invalidity * default 1 fade effective d1 r2fd ledr2 fade function on/off setting 0 fade invalidity * default 1 fade effective d0 r1fd ledr1 fade function on/off setting 0 fade invalidity * default 1 fade effective
LV5235V no.a1941-22/29 address : 10h d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 g6fd g5fd g4fd g3fd g2fd g1fd default 0 0 0 0 0 0 0 0 d5 g6fd ledg6 fade function on/off setting 0 fade invalidity * default 1 fade effective d4 g5fd ledg5 fade function on/off setting 0 fade invalidity * default 1 fade effective d3 g4fd ledg4 fade function on/off setting 0 fade invalidity * default 1 fade effective d2 g3fd ledg3 fade function on/off setting 0 fade invalidity * default 1 fade effective d1 g2fd ledg2 fade function on/off setting 0 fade invalidity * default 1 fade effective d0 g1fd ledg1 fade function on/off setting 0 fade invalidity * default 1 fade effective address : 11h d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 b6fd b5fd b4fd b3fd b2fd b1fd default 0 0 0 0 0 0 0 0 d5 b6fd ledb6 fade function on/off setting 0 fade invalidity * default 1 fade effective d4 b5fd ledb5 fade function on/off setting 0 fade invalidity * default 1 fade effective d3 b4fd ledb4 fade function on/off setting 0 fade invalidity * default 1 fade effective d2 b3fd ledb3 fade function on/off setting 0 fade invalidity * default 1 fade effective d1 b2fd ledb2 fade function on/off setting 0 fade invalidity * default 1 fade effective d0 b1fd ledb1 fade function on/off setting 0 fade invalidity * default 1 fade effective
LV5235V no.a1941-23/29 address : 12h d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 r6cm r5cm r4cm r3cm r2cm r1cm default 0 0 0 0 0 0 0 0 d5 r6cm ledr6 comp ulsion on/off setting 0 compulsion off * default 1 compulsion on d4 r5cm ledr5 comp ulsion on/off setting 0 compulsion off * default 1 compulsion on d3 r4cm ledr4 comp ulsion on/off setting 0 compulsion off * default 1 compulsion on d2 r3cm ledr3 fade function on/off setting 0 compulsion off * default 1 compulsion on d1 r2cm ledr2 fade function on/off setting 0 compulsion off * default 1 compulsion on d0 r1cm ledr1 fade function on/off setting 0 compulsion off * default 1 compulsion on address : 13h d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 g6cm g5cm g4cm g3cm g2cm g1cm default 0 0 0 0 0 0 0 0 d5 g6cm ledg6 compulsion on/off setting 0 compulsion off * default 1 compulsion on d4 g5cm ledg5 compulsion on/off setting 0 compulsion off * default 1 compulsion on d3 g4cm ledg4 compulsion on/off setting 0 compulsion off * default 1 compulsion on d2 g3cm ledg3 fade function on/off setting 0 compulsion off * default 1 compulsion on d1 g2cm ledg2 fade function on/off setting 0 compulsion off * default 1 compulsion on d0 g1cm ledg1 fade function on/off setting 0 compulsion off * default 1 compulsion on
LV5235V no.a1941-24/29 address : 14h d7 d6 d5 d4 d3 d2 d1 d0 register name 0 0 b6cm b5cm b4cm b3cm b2cm b1cm default 0 0 0 0 0 0 0 0 d5 b6cm ledb6 compulsion on/off setting 0 compulsion off * default 1 compulsion on d4 b5cm ledb5 compulsion on/off setting 0 compulsion off * default 1 compulsion on d3 b4cm ledb4 compulsion on/off setting 0 compulsion off * default 1 compulsion on d2 b3cm ledb3 fade function on/off setting 0 compulsion off * default 1 compulsion on d1 b2cm ledb2 fade function on/off setting 0 compulsion off * default 1 compulsion on d0 b1cm ledb1 fade function on/off setting 0 compulsion off * default 1 compulsion on address : 15h d7 d6 d5 d4 d3 d2 d1 d0 register name r1pwm[7] r1pwm[6] r1pwm[5] r1pwm[4] r1pwm[3] r1pwm[2] r1pwm[1] r1pwm[0] default 0 0 0 0 0 0 0 0 ledr1 pwm duty setting (default all0) d duty (%) duty (%) = r1pwm[7:0] 256 00h 0.0 ffh 99.6 address : 16h d7 d6 d5 d4 d3 d2 d1 d0 register name g1pwm[7] g1pwm[6] g1pwm[5] g1pwm[4] g1pwm[3] g1pwm[2] g1pwm[1] g1pwm[0] default 0 0 0 0 0 0 0 0 ledg1 pwm duty setting (default all0) d duty (%) duty (%) = g1pwm[7:0] 256 00h 0.0 ffh 99.6 address : 17h d7 d6 d5 d4 d3 d2 d1 d0 register name b1pwm[7] b1pwm[6] b1pwm[5] b1pwm[4] b1pwm[3] b1pwm[2] b1pwm[1] b1pwm[0] default 0 0 0 0 0 0 0 0 ledb1 pwm duty setting (default all0) d duty (%) duty (%) = b1pwm[7:0] 256 00h 0.0 ffh 99.6
LV5235V no.a1941-25/29 address : 18h d7 d6 d5 d4 d3 d2 d1 d0 register name r2pwm[7] r2pwm[6] r2pwm[5] r2pwm[4] r2pwm[3] r2pwm[2] r2pwm[1] r2pwm[0] default 0 0 0 0 0 0 0 0 ledr2 pwm duty setting (default all0) d duty (%) duty (%) = r2pwm[7:0] 256 00h 0.0 ffh 99.6 address : 19h d7 d6 d5 d4 d3 d2 d1 d0 register name g2pwm[7] g2pwm[6] g2pwm[5] g2pwm[4] g2pwm[3] g2pwm[2] g2pwm[1] g2pwm[0] default 0 0 0 0 0 0 0 0 ledg2 pwm duty setting (default all0) d duty (%) duty (%) = g2pwm[7:0] 256 00h 0.0 ffh 99.6 address : 1ah d7 d6 d5 d4 d3 d2 d1 d0 register name b2pwm[7] b2pwm[6] b2pwm[5] b2pwm[4] b2pwm[3] b2pwm[2] b2pwm[1] b2pwm[0] default 0 0 0 0 0 0 0 0 ledb2 pwm duty setting (default all0) d duty (%) duty (%) = b2pwm[7:0] 256 00h 0.0 ffh 99.6 address : 1bh d7 d6 d5 d4 d3 d2 d1 d0 register name r3pwm[7] r3pwm[6] r3pwm[5] r3pwm[4] r3pwm[3] r3pwm[2] r3pwm[1] r3pwm[0] default 0 0 0 0 0 0 0 0 ledr3 pwm duty setting (defaultall0) d duty (%) duty (%) = r3pwm[7:0] 256 00h 0.0 ffh 99.6 address : 1ch d7 d6 d5 d4 d3 d2 d1 d0 register name g3pwm[7] g3pwm[6] g3pwm[5] g3pwm[4] g3pwm[3] g3pwm[2] g3pwm[1] g3pwm[0] default 0 0 0 0 0 0 0 0 ledg3 pwm duty setting (default all0) d duty (%) duty (%) = g3pwm[7:0] 256 00h 0.0 ffh 99.6 address : 1dh d7 d6 d5 d4 d3 d2 d1 d0 register name b3pwm[7] b3pwm[6] b3pwm[5] b3pwm[4] b3pwm[3] b3pwm[2] b3pwm[1] b3pwm[0] default 0 0 0 0 0 0 0 0 ledb3 pwm duty setting (default all0) d duty (%) duty (%) = b3pwm[7:0] 256 00h 0.0 ffh 99.6
LV5235V no.a1941-26/29 address : 1eh d7 d6 d5 d4 d3 d2 d1 d0 register name r4pwm[7] r4pwm[6] r4pwm[5] r4pwm[4] r4pwm[3] r4pwm[2] r4pwm[1] r4pwm[0] default 0 0 0 0 0 0 0 0 ledr4 pwm duty setting (default all0) d duty (%) duty (%) = r4pwm[7:0] 256 00h 0.0 ffh 99.6 address : 1fh d7 d6 d5 d4 d3 d2 d1 d0 register name g4pwm[7] g4pwm[6] g4pwm[5] g4pwm[4] g4pwm[3] g4pwm[2] g4pwm[1] g4pwm[0] default 0 0 0 0 0 0 0 0 ledg4 pwm duty setting (default all0) d duty (%) duty (%) = g4pwm[7:0] 256 00h 0.0 ffh 99.6 address : 20h d7 d6 d5 d4 d3 d2 d1 d0 register name b4pwm[7] b4pwm[6] b4pwm[5] b4pwm[4] b4pwm[3] b4pwm[2] b4pwm[1] b4pwm[0] default 0 0 0 0 0 0 0 0 ledb4 pwm duty setting (default all0) d duty (%) duty (%) = b4pwm[7:0] 256 00h 0.0 ffh 99.6 address : 21h d7 d6 d5 d4 d3 d2 d1 d0 register name r5pwm[7] r5pwm[6] r5pwm[5] r5pwm[4] r5pwm[3] r5pwm[2] r5pwm[1] r5pwm[0] default 0 0 0 0 0 0 0 0 ledr5 pwm duty setting (defaultall0) d duty (%) duty (%) = r5pwm[7:0] 256 00h 0.0 ffh 99.6 address : 22h d7 d6 d5 d4 d3 d2 d1 d0 register name g5pwm[7] g5pwm[6] g5pwm[5] g5pwm[4] g5pwm[3] g5pwm[2] g5pwm[1] g5pwm[0] default 0 0 0 0 0 0 0 0 ledg5 pwm duty setting (default all0) d duty (%) duty (%) = g5pwm[7:0] 256 00h 0.0 ffh 99.6 address : 23h d7 d6 d5 d4 d3 d2 d1 d0 register name b5pwm[7] b5pwm[6] b5pwm[5] b5pwm[4] b5pwm[3] b5pwm[2] b5pwm[1] b5pwm[0] default 0 0 0 0 0 0 0 0 ledb5 pwm duty setting (default all0) d duty (%) duty (%) = b5pwm[7:0] 256 00h 0.0 ffh 99.6
LV5235V no.a1941-27/29 address : 24h d7 d6 d5 d4 d3 d2 d1 d0 register name r6pwm[7] r6pwm[6] r6pwm[5] r6pwm[4] r6pwm[3] r6pwm[2] r6pwm[1] r6pwm[0] default 0 0 0 0 0 0 0 0 ledr6 pwm duty setting (default all0) d duty (%) duty (%) = r6pwm[7:0] 256 00h 0.0 ffh 99.6 address : 25h d7 d6 d5 d4 d3 d2 d1 d0 register name g6pwm[7] g6pwm[6] g6pwm[5] g6pwm[4] g6pwm[3] g6pwm[2] g6pwm[1] g6pwm[0] default 0 0 0 0 0 0 0 0 ledg6 pwm duty setting (default all0) d duty (%) duty (%) = g6pwm[7:0] 256 00h 0.0 ffh 99.6 address : 26h d7 d6 d5 d4 d3 d2 d1 d0 register name b6pwm[7] b6pwm[6] b6pwm[5] b6pwm[4] b6pwm[3] b6pwm[2] b6pwm[1] b6pwm[0] default 0 0 0 0 0 0 0 0 ledb6 pwm duty setting (default all0) d duty (%) duty (%) = b6pwm[7:0] 256 00h 0.0 ffh 99.6
LV5235V no.a1941-28/29 LV5235V serial map ? table upper row: register name table the lower: default value a7 a6 a5 a4 a3 a2 a1 a0 d7 d6 d5 d4 d3 d2 d1 d0 00h 0 0 0 0 0 0 0 0 pwm[2:0] mas 0 0 0 0 0 0 0 0 01h 0 0 0 0 0 0 0 1 fout[2:0] fin[2:0] 0 0 0 0 0 0 0 0 02h 0 0 0 0 0 0 1 0 rled[4:0] 0 0 0 0 0 0 0 0 03h 0 0 0 0 0 0 1 1 gled[4:0] 0 0 0 0 0 0 0 0 04h 0 0 0 0 0 1 0 0 bled[4:0] 0 0 0 0 0 0 0 0 05h 0 0 0 0 0 1 0 1 b2on g2on r2on b1on g1on r1on 0 0 0 0 0 0 0 0 06h 0 0 0 0 0 1 1 0 b4on g4on r4on b3on g3on r3on 0 0 0 0 0 0 0 0 07h 0 0 0 0 0 1 1 1 b6on g6on r6on b5on g5on r5on 0 0 0 0 0 0 0 0 08h 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 09h 0 0 0 0 1 0 0 1 r5pon[1:0] r3pon[1:0] r1pon[2:0] 0 0 0 0 0 0 0 0 0ah 0 0 0 0 1 0 1 0 0 0 r6pon[1:0] r4po n[1:0] r2pon[1:0] 0 0 0 0 0 0 0 0 0bh 0 0 0 0 1 0 1 1 0 0 g5pon[1:0] g3pon[1:0] g1pon[1:0] 0 0 0 0 0 0 0 0 0ch 0 0 0 0 1 1 0 0 0 0 g6pon[1:0] g4pon[1:0] g2pon[1:0] 0 0 0 0 0 0 0 0 0dh 0 0 0 0 1 1 0 1 0 0 b5pon[1:0] b3pon[1:0] b1pon[1:0] 0 0 0 0 0 0 0 0 0eh 0 0 0 0 1 1 1 0 0 0 b6pon[1:0] b4pon[1:0] b2pon[1:0] 0 0 0 0 0 0 0 0 0fh 0 0 0 0 1 1 1 1 0 0 r6fd r5fd r4fd r3fd r2fd r1fd 0 0 0 0 0 0 0 0 10h 0 0 0 1 0 0 0 0 0 0 g6fd g5fd g4fd g3fd g2fd g1fd 0 0 0 0 0 0 0 0 11h 0 0 0 1 0 0 0 1 0 0 b6fd b5fd b4fd b3fd b2fd b1fd 0 0 0 0 0 0 0 0 12h 0 0 0 1 0 0 1 0 0 0 r6cm r5cm r4cm r3cm r2cm r1cm 0 0 0 0 0 0 0 0 13h 0 0 0 1 0 0 1 1 0 0 g6cm g5cm g4cm g3cm g2cm g1cm 0 0 0 0 0 0 0 0 14h 0 0 0 1 0 1 0 0 0 0 b6cm b5cm b4cm b3cm b2cm b1cm 0 0 0 0 0 0 0 0 15h 0 0 0 1 0 1 0 1 r1pwm[7:0] 0 0 0 0 0 0 0 0 16h 0 0 0 1 0 1 1 0 g1pwm[7:0] 0 0 0 0 0 0 0 0 17h 0 0 0 1 0 1 1 1 b1pwm[7:0] 0 0 0 0 0 0 0 0 18h 0 0 0 1 1 0 0 0 r2pwm[7:0] 0 0 0 0 0 0 0 0 19h 0 0 0 1 1 0 0 1 g2pwm[7:0] 0 0 0 0 0 0 0 0 1ah 0 0 0 1 1 0 1 0 b2pwm[7:0] 0 0 0 0 0 0 0 0 register address data continued on next page.
LV5235V ps no.a1941-29/29 continued from preceding page. a7 a6 a5 a4 a3 a2 a1 a0 d7 d6 d5 d4 d3 d2 d1 d0 1bh 0 0 0 1 1 0 1 1 r3pwm[7:0] 0 0 0 0 0 0 0 0 1ch 0 0 0 1 1 1 0 0 g3pwm[7:0] 0 0 0 0 0 0 0 0 1dh 0 0 0 1 1 1 0 1 b3pwm[7:0] 0 0 0 0 0 0 0 0 1eh 0 0 0 1 1 1 1 0 r4pwm[7:0] 0 0 0 0 0 0 0 0 1fh 0 0 0 1 1 1 1 1 g4pwm[7:0] 0 0 0 0 0 0 0 0 20h 0 0 1 0 0 0 0 0 b4pwm[7:0] 0 0 0 0 0 0 0 0 21h 0 0 1 0 0 0 0 1 r5pwm[7:0] 0 0 0 0 0 0 0 0 22h 0 0 1 0 0 0 1 0 g5pwm[7:0] 0 0 0 0 0 0 0 0 23h 0 0 1 0 0 0 1 1 b5pwm[7:0] 0 0 0 0 0 0 0 0 24h 0 0 1 0 0 1 0 0 r6pwm[7:0] 0 0 0 0 0 0 0 0 25h 0 0 1 0 0 1 0 1 g6pwm[7:0] 0 0 0 0 0 0 0 0 26h 0 0 1 0 0 1 1 0 b6pwm[7:0] 0 0 0 0 0 0 0 0 register address data this catalog provides information as of august, 2011. specifications and information herein are subject to change without notice. sanyo semiconductor co.,ltd. assumes no responsib ility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all sanyo semiconductor co.,ltd. products described or contained herein. sanyo semiconductor co.,ltd. strives to supply high-quality high-reliab ility pr oducts, however, any and all semiconductor products fail or malfunction with some probab ility. it is possible that these pr obab ilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause dam age to other property. when designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of sanyo semiconductor co.,ltd. or any third party. sanyo semiconductor co.,ltd. shall not be liable for any claim or suits with regard to a third party's intellctual property rights which has resulted from the use of the technical information and products mentioned above. any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. when designing equip ment, refer to the "delivery specification" for the sanyo semiconductor co.,ltd. product that you intend to use. in the event that any or all sanyo semiconductor co.,ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law. no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of sanyo semiconductor co.,ltd.


▲Up To Search▲   

 
Price & Availability of LV5235V

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X